《电子技术应用》
您所在的位置:首页 > 其他 > 设计应用 > 基于Palladium AVIP的SoC验证方案
基于Palladium AVIP的SoC验证方案
2021年电子技术应用第8期
程 涛
哲库科技(上海)有限公司,上海201210
摘要: 由于片上系统芯片(System on Chip,SoC)规模越来越大,软件仿真速度在一些大的场景测试用例下已经很难满足验证计划时间的要求。现场可编程门阵列(Field Programmable Gate Array,FPGA)原型验证平台容量的限制,以及需要修改时钟树等特性导致FPGA平台并不适合做功耗/性能评估。基于Emulator平台的仿真加速以及功耗/性能评估已经成为一种趋势。可以使用Emulator的加速验证知识产权(Accelerated Verification Intellectual Property,AVIP)替换软件仿真用的验证知识产权(Verification Intellectual Property,VIP)来做仿真加速。以及使用高级微控制器总线结构(Advanced Micro-controller Bus Architecture,AMBA) AVIP来模拟或者监控总线的传输,结合其他工具可以用来做功能/功耗/性能相关的验证工作,大大加速了芯片相关开发验证的进程。
中图分类号: TN402
文献标识码: A
DOI:10.16157/j.issn.0258-7998.219803
中文引用格式: 程涛. 基于Palladium AVIP的SoC验证方案[J].电子技术应用,2021,47(8):52-55.
英文引用格式: Cheng Tao. SoC verification solution based on Palladium AVIP[J]. Application of Electronic Technique,2021,47(8):52-55.
SoC verification solution based on Palladium AVIP
Cheng Tao
ZEKU Technology(Shanghai) Co.,Ltd.,Shanghai 201210,China)
Abstract: Due to the increasing scale of the chip, the EDA simulation speed has been difficult to meet the schedule requirements in some large scene cases. At the same time, the capacity of the FPGA prototype verification platform is limited, and some clock trees need to be modified and are not suitable for power/performance evaluation. Simulation acceleration and power analysis and performance evaluation based on Emulator platform have become a trend. Based on the emulator AVIP to simulate or monitor related bus transaction can be used to do the related work of function/power/performance which can greatly accelerated the process of chip development. The test cases developed based on MIPI AVIP for verifying MIPI or using MIPI to verify the internal image processing module achieves dozens of times of acceleration ratio and greatly improves the simulation speed. As well as using AVIP to simulate and monitor the behavior of related modules,can get the netlist power data and performance data. It has made an important contribution to the functional verification and power/performance optimization of the chip.
Key words : Emulator;AVIP;simulation acceleration;power analysis;performance estimation

0 引言

    本文主要聚焦于消费电子类的SoC芯片验证领域,为芯片验证过程中遇到的功能、功耗、性能验证方面的一些难题提供了有效的解决方案。相比传统的验证方式,基于Palladium AVIP的验证方案能更加快速高效地达成验证目的,为芯片按时成功流片提供了强有力的保障。




本文详细内容请下载:http://www.chinaaet.com/resource/share/2000003699




作者信息:

程  涛

(哲库科技(上海)有限公司,上海201210)




wd.jpg

此内容为AET网站原创,未经授权禁止转载。